| Roll No.: |  |
|-----------|--|
|           |  |

## National Institute of Technology, Delhi

Name of the Examination: B.Tech.

Branch : EE

Semester : VI

Title of the Course

: Microprocessors and

Course Code : EE 304

**Applications** 

Time

: 3 Hours

Maximum Marks: 50

## Note:

- Questions are printed on BOTH sides. Answers should be CLEAR, TO THE POINT AND LEGIBLE.
- All parts of a single question must be answered together and in the same sequence as given in question paper. ELSE QUESTION SHALL NOT BE EVALUATED.

## **SECTION-A**

- Q. 1. Find the address in the Interrupt Vector Table (IVT) at which the higher byte of the instruction pointer is stored for the interrupt INT 61H of 8086.
- Q.2. In a Fully Nested Mode, the interrupt IR4 is given the highest priority (taken as priority 0). Then what will be the priority for IR<sub>0</sub>?
- Q.3 Form the effective(i.e. Physical) addresses for Based Indexed addressing mode for MOV AX, [BX] [SI] and Relative Based Indexed addressing mode for MOV AX, 5000 [BX],[SI]

  The contents of different registers are given below:

  Offset (displacement) = 5000H, [AX] = 1000H, [BX] = 2000H, [DS] = 1000H, [SI] = 3000H

  (1)
- Q.4. Differentiate between memory mapped mapping and I/O mapped mapping. (2)
- Q.5. The counter 0 is used in mode 1 to generate a delay of 10 msec. After this delay the OUT 0 pin must go high. The clock frequency used for the counter chip is 1.5 MHz. Find the COUNT.
- Q.6. Find the result and the state of the flags CF, ZF and OF when the following instructions are executed AX = 008CH, BX = 345EH, CX = 67EB H

  a) AND BL, CL b) OR AH, BH

  (2)
- Q.7. Configure the control word for counter 0 in modes 3, counts in BCD, and specify that a 16 bit count is written with LSB first for an 8253/8254? (1)
- Q.8. Name the different machine cycles of 8085.

## **SECTION-B**

Q.9. Discuss the major difference between 8085 and 8086 microprocessor.

- (4)
- Q.10. Discuss the Execution Unit (EU) and the Bus Interface Unit (BIU) of 8086 preferably through a block diagram.

  What main features they hold?

  (4)

| Q.11.  | What is the significance of INT1 i.e. Single stepping interrupt?                                                          | (4)             |  |
|--------|---------------------------------------------------------------------------------------------------------------------------|-----------------|--|
| Q.12.  | How the memory is organized as odd and even bank in 8086? Explain with an example.                                        | (4)             |  |
| Q.13.  | How memory segmentation is a good technique to access memory in context of x86 family of microprocess least three points. | or. Give at (4) |  |
|        | SECTION-C                                                                                                                 |                 |  |
| Q.14.  | (a) Explain the Mode 0: Interrupt on terminal count of 8253. If in between, the GATE pin goes low, what will              |                 |  |
| Q.1 II | happen? Give a practical application of this mode.                                                                        | (5)             |  |
| Q.15.  | 15. What are the different blocks of an 8259 Programmable Interrupt Controller? Explain the function of each in brief.    |                 |  |
|        |                                                                                                                           | (5)             |  |
| Q.16.  | List the different modes of 8255 and give their salient features                                                          | (5)             |  |
| O.17.  | What are the building blocks which make a generic 8051? Explain various features of 8051. How do we set the 8051          |                 |  |
| ۷.17.  | for selecting register bank 2                                                                                             | (5)             |  |